Date: - 20 Jun, 2019 Data Sheet Issue:- 1 # **Provisional Data** # **Distributed Gate Thyristor**Types R3559TC16x to R3559TC20x # **Absolute Maximum Ratings** | | VOLTAGE RATINGS (Note 1) | MAXIMUM<br>LIMITS | UNITS | |-----------|---------------------------------------|-------------------|-------| | $V_{DRM}$ | Repetitive peak off-state voltage | 1600-2000 | V | | $V_{DSM}$ | Non-repetitive peak off-state voltage | 1600-2000 | V | | $V_{RRM}$ | Repetitive peak reverse voltage | 1600-2000 | V | | $V_{RSM}$ | Non-repetitive peak reverse voltage | 1700-2100 | V | | | OTHER RATINGS | MAXIMUM<br>LIMITS | UNITS | |----------------------|-----------------------------------------------------------------------------------------------|----------------------|------------------| | I <sub>T(AV)</sub> | Mean on-state current, T <sub>sink</sub> =55°C (note 2) | 3559 | Α | | $I_{T(AV)}$ | Mean on-state current. T <sub>sink</sub> =85°C (note 2) | 2421 | Α | | $I_{T(AV)}$ | Mean on-state current. T <sub>sink</sub> =85°C (note 3) | 1447 | Α | | I <sub>T(RMS)</sub> | Nominal RMS on-state current, T <sub>sink</sub> =25°C (note 2) | 7060 | Α | | I <sub>T(d.c.)</sub> | D.C. on-state current, T <sub>sink</sub> =25°C (note 4) | 6038 | Α | | I <sub>TSM</sub> | Peak non-repetitive surge t <sub>p</sub> =10ms, V <sub>RM</sub> =0.6V <sub>RRM</sub> (note 5) | 38.9 | kA | | I <sub>TSM2</sub> | Peak non-repetitive surge t <sub>p</sub> =10ms, V <sub>RM</sub> ≤10V (note 5) | 42.7 | kA | | I <sup>2</sup> t | $I^{2}t$ capacity for fusing $t_p$ =10ms, $V_{RM}$ =0.6 $V_{RRM}$ (note 5) | 7.57×10 <sup>6</sup> | A <sup>2</sup> s | | l²t | I²t capacity for fusing t <sub>p</sub> =10ms, V <sub>RM</sub> ≤10V (note 5) | 9.12×10 <sup>6</sup> | A <sup>2</sup> s | | al: /al# | Maximum rate of rise of on-state current (repetitive) (Note 6) | 500 | A/µs | | di <sub>⊤</sub> /dt | Maximum rate of rise of on-state current (non-repetitive) (Note 6) | 1000 | A/µs | | $V_{RGM}$ | Peak reverse gate voltage | 5 | V | | $P_{G(AV)}$ | Mean forward gate power | 4 | W | | $P_GM$ | Peak forward gate power | 50 | W | | $V_{GD}$ | Non-trigger gate voltage (Note 7) | 0.25 | V | | T <sub>HS</sub> | Operating temperature range | -40 to +125 | °C | | $T_{\text{stg}}$ | Storage temperature range | -40 to +150 | °C | # Notes:- - 1) De-rating factor of 0.13% per °C is applicable for T<sub>i</sub> below 25°C. - 2) Double side cooled, single phase; 50Hz, 180° half-sinewave. - 3) Single side cooled, single phase; 50Hz, 180° half-sinewave. - 4) Double side cooled. - 5) Half-sinewave, 125°C T<sub>i</sub> initial. - 6) $V_D$ =67% $V_{DRM}$ , $I_{FG}$ =2A, $t_r$ ≤0.5 $\mu$ s, $T_{case}$ =125°C. - 7) Rated $V_{DRM}$ . # **Characteristics** | | PARAMETER | MIN. | TYP. | MAX. | TEST CONDITIONS (Note 1) | UNITS | |------------------|--------------------------------------------|------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | V <sub>TM</sub> | Maximum peak on-state voltage | - | - | 1.95 | I <sub>TM</sub> =5000A | V | | $V_0$ | Threshold voltage | - | - | 1.173 | | V | | r <sub>S</sub> | Slope resistance | - | - | 0.155 | | mΩ | | dv/dt | Critical rate of rise of off-state voltage | 200 | - | - | V <sub>D</sub> =80% V <sub>DRM</sub> , linear ramp | V/μs | | I <sub>DRM</sub> | Peak off-state current | - | 60 | 300 | Rated V <sub>DRM</sub> | mA | | I <sub>RRM</sub> | Peak reverse current | - | - | 300 | Rated V <sub>RRM</sub> | mA | | V <sub>GT</sub> | Gate trigger voltage | - | - | 3.0 | T-25°C | V | | $I_{GT}$ | Gate trigger current | - | - | 600 | $T_j$ =25°C $V_D$ =10V, $I_T$ =3A | mA | | I <sub>H</sub> | Holding current | - | - | 1000 | T <sub>j</sub> =25°C | mA | | $t_{gd}$ | Gate-controlled turn-on delay time | - | 0.8 | 1.5 | V <sub>D</sub> =67% V <sub>DRM</sub> , I <sub>T</sub> =2000A, di/dt=60A/µs, | | | t <sub>gt</sub> | Turn-on time | - | 1.0 | 2.0 | $I_{FG}$ =2A, $t_r$ =0.5 $\mu$ s, $T_j$ =25°C | μs | | Qrr | Recovered charge | - | 1750 | - | | μC | | Q <sub>ra</sub> | Recovered charge, 50% Chord | - | 750 | 1500 | <br> I <sub>TM</sub> =4000A, t <sub>p</sub> =2000μs, di/dt=60A/μs, | μC | | I <sub>rm</sub> | Reverse recovery current | - | 220 | - | V <sub>r</sub> =100V | Α | | t <sub>rr</sub> | Reverse recovery time, 50% chord | - | 7.5 | - | | μs | | t | Turn-off time | - | - | 140 | I <sub>TM</sub> =4000A, t <sub>p</sub> =2000μs, di/dt=60A/μs,<br>V <sub>r</sub> =100V, V <sub>dr</sub> =67%V <sub>DRM</sub> , dV <sub>dr</sub> /dt=20V/μs | - 116 | | t <sub>q</sub> | Turn-on time | 60 | - | 200 | $I_{TM}$ =4000A, $t_p$ =2000 $\mu$ s, di/dt=60A/ $\mu$ s, $V_r$ =100V, $V_{dr}$ =67% $V_{DRM}$ , d $V_{dr}$ /dt=200V/ $\mu$ s | μs | | D | Thermal resistance, junction to heatsink | - | - | 0.008 | Double side cooled | K/W | | $R_{th(j-hs)}$ | | | | 0.016 | Single side cooled | K/W | | F | Mounting force | 63 | - | 77 | | kN | | $W_t$ | Weight | - | 1.23 | - | | kg | # Notes:- - 1) Unless otherwise indicated T<sub>j</sub>=125°C. - 2) The required t<sub>q</sub> (specified with dV<sub>dr</sub>/dt=200V/µs) is represented by an 'x' in the device part number. See ordering information for details of t<sub>q</sub> codes. # Introduction The R3559TC16x-20x Distributed Gate thyristor range features regenerative and interdigitated gating on a fully floating silicon slice (manufacturing reference RTLXCH) mounted in a cold weld capsule. These devices provide fast turn-on and turn-off characteristics and have low turn-on losses. Combined with the large area silicon, they are therefore suitable for induction heating and other high current, medium frequency applications. # **Notes on Ratings and Characteristics** # 1.0 Voltage Grade Table | Voltage Grade | V <sub>DRM</sub> V <sub>DSM</sub> V <sub>RRM</sub> | V <sub>RSM</sub><br>V | V <sub>D</sub> V <sub>R</sub><br>DC V | |---------------|----------------------------------------------------|-----------------------|---------------------------------------| | 16 | 1600 | 1700 | 1040 | | 18 | 1800 | 1900 | 1150 | | 20 | 2000 | 2100 | 1250 | #### 2.0 Extension of Voltage Grades This report is applicable to other and higher voltage grades when supply has been agreed by Sales/Production. # 3.0 Extension of Turn-off Time This Report is applicable to other $t_q$ /re-applied dv/dt combinations when supply has been agreed by Sales/Production. #### 4.0 Repetitive dv/dt Higher dv/dt selections are available up to 1000V/µs on request. # 5.0 De-rating Factor A blocking voltage de-rating factor of 0.13%/°C is applicable to this device for T<sub>j</sub> below 25°C. #### 6.0 Rate of rise of on-state current The maximum un-primed rate of rise of on-state current must not exceed 1000A/µs at any time during turn-on on a non-repetitive basis. For repetitive performance, the on-state rate of rise of current must not exceed 500A/µs at any time during turn-on. Note that these values of rate of rise of current apply to the total device current including that from any local snubber network. #### 7.0 Square wave ratings These ratings are given for load component rate of rise of forward current of 100 and 500 A/µs. #### 8.0 Duty cycle lines The 100% duty cycle is represented on all the ratings by a straight line. Other duties can be included as parallel to the first. # 9.0 Maximum Operating Frequency The maximum operating frequency is set by the on-state duty, the time required for the thyristor to turn off $(t_q)$ and for the off-state voltage to reach full value $(t_v)$ , i.e. $$f_{\max} = \frac{1}{t_{pulse} + t_q + t_v}$$ # 10.0 On-State Energy per Pulse Characteristics These curves enable rapid estimation of device dissipation to be obtained for conditions not covered by the frequency ratings. Let $E_p$ be the Energy per pulse for a given current and pulse width, in joules Let $R_{th(J-Hs)}$ be the steady-state d.c. thermal resistance (junction to sink) and $T_{SINK}$ be the heat sink temperature. Then the average dissipation will be: $$W_{AV} = E_P \cdot f$$ and $T_{SINK(max.)} = 125 - (W_{AV} \cdot R_{th(J-Hs)})$ # 11.0 Reverse recovery ratings (i) Q<sub>ra</sub> is based on 50% I<sub>rm</sub> chord as shown in Fig. 1 below. Fig. 1 (ii) Q<sub>rr</sub> is based on a 150μs integration time. i.e. $$Q_{rr} = \int_{0}^{150 \, \mu s} i_{rr}.dt$$ (iii) $$K Factor = \frac{t1}{t2}$$ #### 12.0 Reverse Recovery Loss # 12.1 Determination by Measurement From waveforms of recovery current obtained from a high frequency shunt (see Note 1, Page 5) and reverse voltage present during recovery, an instantaneous reverse recovery loss waveform must be constructed. Let the area under this waveform be E joules per pulse. A new heat sink temperature can then be evaluated from: $$T_{SINK(new)} = T_{SINK(original)} - E \cdot (k + f \cdot R_{th(J-Hs)})$$ where k = 0.227 (°C/W)/s E = Area under reverse loss waveform per pulse in joules (W.s.) f = rated frequency Hz at the original heat sink temperature. $R_{th(J-Hs)} = d.c.$ thermal resistance (°C/W). The total dissipation is now given by: $$W_{(TOT)} = W_{(original)} + E \cdot f$$ #### 12.2 Determination without Measurement In circumstances where it is not possible to measure voltage and current conditions, or for design purposes, the additional losses E in joules may be estimated as follows. Let E be the value of energy per reverse cycle in joules (curves in Figure 9). Let f be the operating frequency in Hz $$T_{SINK(new)} = T_{SINK(original)} - (E \cdot R_{th} \cdot f)$$ Where $T_{SINK (new)}$ is the required maximum heat sink temperature and $T_{SINK (original)}$ is the heat sink temperature given with the frequency ratings. A suitable R-C snubber network is connected across the thyristor to restrict the transient reverse voltage to a peak value ( $V_{rm}$ ) of 67% of the maximum grade. If a different grade is being used or $V_{rm}$ is other than 67% of Grade, the reverse loss may be approximated by a pro rata adjustment of the maximum value obtained from the curves. #### NOTE 1- Reverse Recovery Loss by Measurement This thyristor has a low reverse recovered charge and peak reverse recovery current. When measuring the charge care must be taken to ensure that: - (a) a.c. coupled devices such as current transformers are not affected by prior passage of high amplitude forward current. - (b) A suitable, polarised, clipping circuit must be connected to the input of the measuring oscilloscope to avoid overloading the internal amplifiers by the relatively high amplitude forward current signal - (c) Measurement of reverse recovery waveform should be carried out with an appropriate critically damped snubber, connected across diode anode to cathode. The formula used for the calculation of this snubber is shown below: $$R^2 = 4 \cdot \frac{V_r}{C_S \cdot \frac{di}{dt}}$$ Where: V<sub>r</sub> = Commutating source voltage C<sub>S</sub> = Snubber capacitance R = Snubber resistance #### 13.0 Gate Drive The recommended pulse gate drive is 30V, $15\Omega$ with a short-circuit current rise time of not more than 0.5µs. This gate drive must be applied when using the full di/dt capability of the device. The duration of pulse may need to be configured with respect to the application but should be no shorter than 20µs, otherwise an increase in pulse current could be needed to supply the resulting increase in charge to trigger. # 14.0 Computer Modelling Parameters # 14.1 Calculating V<sub>T</sub> using ABCD Coefficients The on-state characteristic I<sub>T</sub> vs V<sub>T</sub>, on page 7 is represented in two ways; - (i) the well established V<sub>0</sub> and r<sub>s</sub> tangent used for rating purposes and - (ii) a set of constants A, B, C, D, forming the coefficients of the representative equation for $V_T$ in terms of $I_T$ given below: $$V_T = A + B \cdot \ln(I_T) + C \cdot I_T + D \cdot \sqrt{I_T}$$ The constants, derived by curve fitting software, are given in this report for hot and cold characteristics where possible. The resulting values for $V_T$ agree with the true device characteristic over a current range, which is limited to that plotted. | | 25°C Coefficients | | 125°C Coefficients | |---|---------------------------|---------------|---------------------------| | Α | 1.699211 | A 3.102332103 | | | В | 0.04818511 | B -0.4078209 | | | С | 2.075468×10 <sup>-4</sup> | С | 4.569058×10 <sup>-6</sup> | | D | -0.01660626 | D | 0.03250304 | #### 14.2 D.C. Thermal Impedance Calculation $$r_t = \sum_{p=1}^{p=n} r_p \cdot \left(1 - e^{\frac{-t}{\tau_p}}\right)$$ Where p = 1 to n, n is the number of terms in the series. t = Duration of heating pulse in seconds. $r_t$ = Thermal resistance at time t. $r_p$ = Amplitude of $p_{th}$ term. $\tau_p$ = Time Constant of $r_{th}$ term. | D.C. Double Side Cooled | | | | | | |-------------------------|---------------------------|---------------------------|---------------------------|--|--| | Term | Term 1 2 3 | | | | | | $r_p$ | 5.228149×10 <sup>-3</sup> | 3.076205×10 <sup>-3</sup> | 1.977511×10 <sup>-3</sup> | | | | $ au_{p}$ | 0.9862513 | 0.2593041 | 0.03447094 | | | | D.C. Single Side Cooled | | | | | | | |-------------------------|------------|---------------------------|---------------------------|---------------------------|--|--| | Term 1 2 3 4 | | | | | | | | $r_p$ | 0.01186497 | 3.872272×10 <sup>-3</sup> | 3.457033×10 <sup>-3</sup> | 1.694157×10 <sup>-3</sup> | | | | $ au_p$ | 7.361938 | 1.651253 | 0.2019036 | 0.02934724 | | | # **Curves** Figure 1 – On-state characteristics of Limit device Figure 2 - Transient thermal impedance Figure 3 - Gate characteristics - Trigger limits Figure 4 - Gate characteristics - Power curves Figure 6 - Recovered charge, Q<sub>ra</sub> (50% chord) Figure 7 - Peak reverse recovery current, Irm Figure 8 - Maximum recovery time, t<sub>rr</sub> (50% chord) Figure 10 - Sine wave energy per pulse Figure 11 - Sine wave frequency ratings Figure 12 - Sine wave frequency ratings Figure 14 - Square wave frequency ratings Figure 15 - Square wave frequency ratings Figure 16 - Square wave frequency ratings Figure 18 - Square wave energy per pulse Figure 19 - Maximum surge and I<sup>2</sup>t Ratings # **Outline Drawing & Ordering Information** Typical order code: R3559TC16L – 1600V VDRM, VRRM, 65µs tq, 26.1mm clamp height capsule. # WESTCODE UK: Westcode Semiconductors Ltd. P.O. Box 57, Chippenham, Wiltshire, England. SN15 1JL. Tel: +44 (0) 1249 444524 Fax: +44 (0) 1249 659448 E-Mail: WSL.sales@westcode.com USA: Westcode Semiconductors Inc. 3270 Cherry Avenue, Long Beach, California 90807 Tel: 562 595 6971 Fax: 562 595 8182 E-Mail: WSI.sales@westcode.com © Westcode Semiconductors Ltd. Internet: http://www.westcode.com The information contained herein is confidential and is protected by Copyright. The information may not be used or disclosed except with the written permission of and in the manner permitted by the proprietors Westcode Semiconductors Ltd. In the interest of product improvement, Westcode reserves the right to change specifications at any time without prior notice. Devices with a suffix code (2-letter or letter/digit/letter combination) added to their generic code are not necessarily subject to the conditions and limits contained in this report.